# CECS 341 – Computer Organization and Design

Lorenzo Murillo IV, 028112355

Matthew Eskridge, 027706989

Professor: Mandy He



California State University, Long Beach
College of Engineering
1250 Bellflower Blvd, Long Beach, CA 90840
Lab Due Date

## **Design Adder Subtractor**

### **Goal/Objective:**

Design a 4-bit binary Adder-Subtractor. We will create two functioning circuits and a testbench to demonstrate their truth tables. After, we will program a simple Adder-Subtractor and create a testbench demonstrating the proper outputs.

### **Technical Description/Steps:**

#### Part I:

To complete this lab we will be utilizing Xilinx's Vivado software. Over two parts we will recreate two provided digital circuits using behavioral Verilog and design a simple 4-bit adder/subtractor. For part one, we developed two separate behavioral Verilog modules using the provided imagery and truth tables. We then made a testbench to verify each circuit's design and made sure they were constructed correctly.

#### Part 2:

First we upload the Adder that was developed in Lab 1, this is done by adding the FA.v file as a source. We will then create a new file for our Adder Subtractor, here ours is called "add\_sub2bit", it should be called "add\_sub4bit". Upon the implementation of add\_sub2bit we will need to declare a few inputs and outputs and they are as follows:

Inputs: A, B, k
 Outputs: cout, S

Once the file is created we can begin modification. Here we will initialize our 3 registers and ensure they have appropriate sizing. Following the registers, we will create our wires for our outputs. One output will require the declaration of bit size.

Next we initialize our counting variable, and instantiate the module by implementing the unit under test or "uut". Within our uut we will call the appropriate functions and use the previously declared registers and wires.

After the uut declaration we are able to use "initial begin". Within this portion we will have our display statements and our for loop to iterate over our adder subtractor and display the appropriate outputs.

Once the Adder Subtractor is complete we can run the waveform test and verify our schematic design.

### **Results:**

Describe the results you obtained. You can include diagrams, schematics, and images here to aid in your description. This section should be the most descriptive.

### Part 1 Schematic:



In the schematic above, we can see both of our circuits. This shows the logic gates behind both of our given circuits.

### Part 1 Waveform:



Here we show the results obtained by our schematic. The waveform matches our given truth tables.





#### **Conclusion:**

What did you learn, and what were the challenges. What could you do differently in hindsight or what changes would you make.

In part one we were able to understand a truth table that was provided to us at a deeper level. We built a program which allowed us to view the gates and waveform. In part one we did both circuits in the same file and this showed us an overall picture of the logic gates. It may have been better to do them separately, but after examining their schematic and ensuring their accuracy it seems that this way was efficient.

In part two we learned how a 4-bit adder/subtractor works and that it requires 4 Full Adders to accomplish. Our test bench was a bit difficult to implement but after some time we were able to view the proper schematic and outputs. After the completion, we can see an iteration happening within the code and is shown on the waveform. This code is presenting us with a series of hexadecimal values and each iteration we add 1 to each provided value, one through fifteen.

# **R-Type Datapath**

### **Goal/Objective:**

Design a MIPS datapath for R-type instructions using Vivado. To do this, we used resources from previous labs, such as our 32 bit ALU.

## **Technical Description/Steps:**

We designed our Control.v file to take input from instruction memory and outputs from ALU Control. We used our old ALU file and added SLT instructions. With all that, we ended up getting our simulated values for our final hex values.

### **Schematic**



- The schematic shows input clk and reset. These two go through all the different operations(PC, PCADD, IMEM, Control, etc.) and spit out a 32 bit result in the form of Dout.

### **Console Output**

| # run 1000ns |        |               |
|--------------|--------|---------------|
| t=t          | 20000  | Dout=00000015 |
| t=t          | 40000  | Dout=00000017 |
| t=t          | 60000  | Dout=0000000c |
| t=t          | 80000  | Dout=fffffff0 |
| t=t          | 100000 | Dout=0000000f |
| t=t          | 120000 | Dout=0000001f |
| t=t          | 140000 | Dout=ffffffff |
| t=t          | 160000 | Dout=ffffffff |
| t=t          | 180000 | Dout=00000001 |
| t=t          | 200000 | Dout=00000001 |
| t=t          | 220000 | Dout=xxxxxxxx |

```
t=230.000000 ns rf[0]: 00000000
t=250.000000 ns rf[1]: 00000000
t=270.000000 ns rf[2]: 00000000
t=290.000000 ns rf[3]: 00000000
t=310.000000 ns rf[4]: 00000000
t=330.000000 ns rf[5]: 00000000
t=350.000000 ns rf[6]: 00000000
t=370.000000 ns rf[7]: 00000000
t=390.000000 ns rf[8]: 00000015
t=410.000000 ns rf[9]: 00000017
t=430.000000 ns rf[10]: 0000000c
t=450.000000 ns rf[11]: fffffff0
t=470.000000 ns rf[12]: 0000000f
t=490.000000 ns rf[13]: 0000001f
t=510.000000 ns rf[14]: 0000000f
t=530.000000 ns rf[15]: 00000010
t=550.000000 ns rf[16]: ffffffff
t=570.000000 ns rf[17]: ffffffff
t=590.000000 ns rf[18]: 00000001
t=610.000000 ns rf[19]: 00000001
t=630.000000 ns rf[20]: 00000015
t=650.000000 ns rf[21]: 00000016
t=670.000000 ns rf[22]: 00000017
t=690.000000 ns rf[23]: 00000018
t=710.000000 ns rf[24]: 00000019
t=730.000000 ns rf[25]: 0000001a
t=750.000000 ns rf[26]: 00000000
t=770.000000 ns rf[27]: 00000000
t=790.000000 ns rf[28]: 00000000
t=810.000000 ns rf[29]: 00000000
t=830.000000 ns rf[30]: 00000000
t=850.000000 ns rf[31]: 00000000
```

The console output just verifies the waveforms in the form of written numbers. These values and our hand calculated values are equivalent.

#### Waveform:



In the waveforms above, we can see clk, reset, dout, and i. CLK seems to have constant variation between 0 and 1. Reset starts at 1 then becomes off to 0. Dout is our result, which is red because we only ran 11 clock cycles. i represents the loop within the testbench.

Describe the results you obtained. You can include diagrams, schematics, and images here to aid in your description. This section should be the most descriptive.

## Output and Calculation table:

| No | Register | Calculated   |            | Simulated    |            |
|----|----------|--------------|------------|--------------|------------|
|    |          | Initial Val. | Final Val. | Initial Val. | Final Val. |
| 0  | \$zero   | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 1  | \$at     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 2  | \$v0     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 3  | \$v1     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 4  | \$a0     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 5  | \$a1     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 6  | \$a2     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 7  | \$a3     | 0000 0000    | 0000 0000  | 0000 0000    | 0000 0000  |
| 8  | \$t0     | 0000 0009    | 0000 0015  | 0000 0009    | 0000 0015  |
| 9  | \$t1     | 0000 000A    | 0000 0017  | 0000 000A    | 0000 0017  |
| 10 | \$t2     | 0000 000B    | 0000 000C  | 0000 000В    | 0000 000C  |
| 11 | \$t3     | 0000 000C    | FFFF FFF0  | 0000 000C    | FFFF FFF0  |
| 12 | \$t4     | 0000 000D    | 0000 000F  | 0000 000D    | 0000 000F  |
| 13 | \$t5     | 0000 000E    | 0000 001F  | 0000 000E    | 0000 001F  |
| 14 | \$t6     | 0000 000F    | 0000 000F  | 0000 000F    | 0000 000F  |
| 15 | \$t7     | 0000 0010    | 0000 0010  | 0000 0010    | 0000 0010  |
| 16 | \$s0     | 0000 0011    | FFFF FFFF  | 0000 0011    | FFFF FFFF  |
| 17 | \$s1     | 0000 0012    | FFFF FFFF  | 0000 0012    | FFFF FFFF  |

|    |      |           |           | 1         |           |
|----|------|-----------|-----------|-----------|-----------|
| 18 | \$s2 | 0000 0013 | 0000 0001 | 0000 0013 | 0000 0001 |
| 19 | \$s3 | 0000 0014 | 0000 0001 | 0000 0014 | 0000 0001 |
| 20 | \$s4 | 0000 0015 | 0000 0015 | 0000 0015 | 0000 0015 |
| 21 | \$s5 | 0000 0016 | 0000 0016 | 0000 0016 | 0000 0016 |
| 22 | \$s6 | 0000 0017 | 0000 0017 | 0000 0017 | 0000 0017 |
| 23 | \$s7 | 0000 0018 | 0000 0018 | 0000 0018 | 0000 0018 |
| 24 | \$t8 | 0000 0019 | 0000 0019 | 0000 0019 | 0000 0019 |
| 25 | \$t9 | 0000 001A | 0000 001A | 0000 001A | 0000 001A |
| 26 | \$k0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 |
| 27 | \$k1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 |
| 28 | \$gp | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 |
| 29 | \$sp | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 |
| 30 | \$fp | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 |
| 31 | \$ra | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 |

#### **Hand Calculated Values**

```
1 add $t0, $t1, $t2
  $ $±0=$€1+$±2 where $€1 = 0000 000A and $€2=0000 0008
  $ $ to = (0000 000A + 0000 0008)|HE
  * $ 60 = 10 dec + 11 dec.
  $ $£0 = 10 dec + 11 dec. 5

$ $£0 = 21 dec $ 0001 0101 bin. $ 0x16 $ 0000 0016
 .. $to has 15 hex soved into it
2 addu $61,862,863 (add unsinged)
  → 4t1 = $t2 + 4t3
                               Where $62 = 0000 0008 and $63 = 0000 0000.
  ♦ $61 = (0000 0000 + 0000 0000)
  $ $ El = 11 dec. + 12 dec.
  $ $61 = 23 dec $ 00010111 bin. $ 0x17 $ 0000 00017
    ... name $ 61 = 0000 0017 $ 61 changed from 0000 0004 to 0000 0017 here.
3 and $t2,$t3,$t4
  ⇒ $tZ = ($t3)*($t4) where $t3 = 0000 0000 and $t9=0000 0000
                                                                                                  0 1 0
     $ 62 = (12 dec.) . (13 dec.)
                                                                                                   100
     $62 = 0000 1100 Mm.
      AND 0000 11016
          0000 1100 bin. $ 0×€ $ 0000 000€
    : $ t2 = 0000 000C
                            $t2 changed from 0000 cooks to 0000 0000
4 nor $t3,$t4,$t5
  > $t3 = ($t4+$t5)
  ⇒ $13 = ((13) dec. + (141) dec.)
                                                                                                   100
  $ $13 = 0000 1101 bin
        NOR 0000 1110 tin
  $ $ £3 = 1/11 0000 bin $ OXFO $ FFFF FFFO
                                                          Zero : 0000 ... 0000 ILOI NOR 0000 ... 0000 IIIO
     : $63 = PPFF PPFO
                           $13 has changed from coop cook to coop cofo
5 or $ 64 , $ 65, $ 66

⇒ $t4 = ($t5+$t6)

                              where $15= 0000 000E and $16=0000 000F
                                                                                                   0 1 1
  ⇒ $t4 = (14<sub>dec</sub> (+ 15<sub>dec</sub>)
                                                                                                  101
  $ $t4 = 0000 1110 bin
       OR 0000 1111
  ⇒ $64 = 0000 1111 bin ⇒ 0x0F ⇒ 0000 000F
  ∴ $ 64 = cocc cocr
                            $ t4 has changed from 0000 0000 to 0000 000F
6 xor $t5, $tc, $t7
  > $t5= $t6 ⊕ $t7 Where $t6=0000 000∓ and $t7=0000...0001 0000
                                                                                                   0 1 1
  > $ t5 = 15 dec_ @ 16 dec.
  $ $t5= 0000 ... 0000 1111 bin.
                                                                                                    110
       X09. 0000 ... 0001 0000 his.
  ⇒$65 = 0000 ... 000| 1111| ton > 0x1F > 0000001F
 .. $t5 = 0000 001F $t5 has changed from 0000 000E to 0000 001F
```

```
Convert cocco col3 to 25 comp:
                          where $51 = 0000 0012 and $52=0000 0013
                                                                            0000 ···· 0001 ∞11
  ⇒ $60 = 0000... 00010010<sub>bio</sub>
                                                                          ⇒ IIII .... III0 II∞
       + 1111 ... 1110 1101 bin
                                                                            1111 .... 1110 1101
  → $50 = IIII .... IIII IIII<sub>bin</sub> > FFFF FFFF
     $50 has changed from 0000 0011 to FFFF FFFF
8 50b0 $51,$52,$58
  $ $ 51 = 0000 ... 000 00 00
       - 0000 .... 0001 0011
  > 68 = 1111 .... 1111 11|| > FFFF FFFF
     $61 has changed from 0000 0012 to FFFF FFFF
      $55 = 0000 0014 and $54 = 0000 0015
      is 0000 ... 0001 0 100 4 0000 ... 0001 0 101
     yes > $52 = 0000 ... 0000 0001
 10 5/200 $ 50, 634, 656
     if $54 unsigned < $55 unsigned then $50=1
     $ 54 = 0000 ... 0001 0101 and $ 55 = 0000 ... 0001 0110
        0000... 0001 0101 2 0000... 0001 0110
        yes ⇒ $53= 0000 0001
```

Hand calculated values for registers in imem.

#### **Conclusion:**

This lab was used to help us design a MIPS datapath with 2 inputs, multiple files, and 1 output. The most difficult part of this lab was designing the testbench and making sure that our calculated and simulated values were on the right track.

## MIPS Datapath for I-type and R-type Instructions

### **Goal/Objective:**

Modify existing MIPS datapath to allow for I-type instruction processing. The goal of this implementation is for our datapath to allow both R-type and I-type instructions.

## **Technical Description/Steps:**

- 1) Create a new file and evaluate the given schematic and determine which components must be incorporated in our program to implement our I-type instruction. Upon examination we will notice that we must implement four multiplexers (A, B, C, D), along with a shift left and sign extension.
- 2) Additionally we will add the given files to our project for reading and writing purposes.
- 3) After evaluating the schematic we will implement our I-type instruction by using an else statement that uses Op-code from our given instruction. Here we will instantiate different cases for our Op-code to be executed properly. The needed adjustments for I-type instruction are: addi, addiu, andi, ori, lw, sw, beq, bne, slti, sltiu. Each of these operations has a different hexadecimal Opcode and most will use different ALUcontrols.
- 4) Once we have completed our given cases we must include a default case that outputs "x".
- 5) Following the competition of the Control.v file, we will now look to create our mux's and the sign extension on our datapath. This is done by modifying the Datapath.v file. We will initialize our functions and pass in values, here we will use: PC, PCAdd, Control, Instruction\_Memory, alu, regfile32, and DataMem.
- 6) With our datapath complete we can now begin the testbench. We must create a task function that iterates over a provided amount and adds four to each iteration. Here we will store our calculated values by "dumping" or storing the calculated values into registers while displaying the time and storage location in the register file.
- 7) Finally, we can access if the given output matches our hand calculations. Once complete we can then examine the schematic and waveform.

### **Results:**

#### Schematic:



The schematic of our complete datapath shows that our control has 8 outputs as intended.

# **Waveform:**

Waveform that shows all clock cycles and inputs. The waveform ranges from 0.00ns - 730.00ns



```
Table 2: Initial Contents of Data Memory
ML IV ML IV ML IV ML IV ML IV ML IV
 0 00 4 FF 8 12 12 00 16 00 20 00
 1 00 5 FF 9 34 13 00 17 00 21 00
 2 00 C FF 10 56 14 00 18 00 22 00
 3 00 7 FF 11 78 15 08 19 01 23 03
 instruction:
lw $t0, 0($zero) ⇒ to: 0000 0000
IW $t1, 4 ($zero) → t1: FFFF FFFF
lw $t2, 0($ zero) => t2: 1234 5678
lw $t3, 12(4200) ⇒ £3:0000 0008
lm $ t4, 16 ($ zero) ⇒ t4: 0000 0001
lw $ t5, 20($ zero) = t5:0000 0003
addi $t0, $t0, 1 > t0:0000 0001
andi $ t1,$t1, 0 > t1:0000 0000
ori $ tz, $tz, 7 ⇒ t2:0001 0010 0011 0100 0101 0110 0111 1000
                       0000 0000 0000 0000 0000 0000 0000 0111
                        0001 0010 0011 0100 0101 0110 0111 1111 → 1234 567F
slti $ t3, $t3, 9 => t3: 0000 0001
sltiu $ £4, $ £4, 0 ⇒ £4: 0000 0000
50b $t5,$t5,$t0 ⇒ £5: 0000 0001
beq $ t5, $zero, store > do not take
bne $ t5, $ zero, inst > take branch
                    > addi $ to,$to,1 > to:0000 0010
SW $ to, 24($ 2000) ⇒ to: 0000 0002
SW $ t1, 2€($zero) > t1:0000 0000
SW $ t2, 32 (6Zero) > t2: 1234 567F
5w $ £3, 36 ($ zero) $ £3: 0000 0001
sw $ t4, 40 ($2000) t4: 0000 0000
sw $ t5, 44 ($ zero) t5: 0000 0000
 result:
                12 12 00 16 00 20 00 24 00 28 00 32 12 36 00 40 00 44 00
    00 4 FF 8
    00 5
                                                                        45 00
                       00 17 00
                                21 00 25 00 29 00 33 34 37 00 41 00
          FF
                34
    00 6
             10 56
                    14 00 18 00 22 00 26 00 30 00 34 56 38 00 42 00 46 00
          FF
                           19
                                    03 27 02
                                                       7F 39 01
    00
```

#### Vivado Output:

```
t= 630.0ns rf[24] 00000002

t= 650.0ns rf[28] 00000000

t= 670.0ns rf[32] 1234567f

t= 690.0ns rf[36] 00000001

t= 710.0ns rf[40] 00000000

t= 730.0ns rf[44] 00000000

$finish called at time : 730 ns : File "C:/Users/028112355/Downloads/Datapath tb.v" Line 43
```

#### **Conclusion:**

This lab allowed us to elaborate on our simple MIPS architecture design. By expanding the instruction type and introducing I-type we have allowed the design to accept more complex instructions. Combining these two types helps us understand the MIPS architecture and see the more complicated design come to fruition. J-type is now the only missing instruction type. This lab was extremely helpful in many ways and further strengthened our knowledge around the MIPS architecture and how data is computed and distributed.

## <u>Datapath for I-type, R-type, and J-type Instructions</u>

#### **Goal/Objective:**

Goal of this lab was to add jump instructions to our MIPS datapath from previous labs. We also created 2 .dat files, one for instruction memory and one for data memory.

## **Technical Description/Steps:**

In this lab, we are modifying our existing datapath for R type and I type instructions to create a J type instruction. To do this, we must use the datapath from Lab 5. Then, we modify it by adding the new component needed for the j type instruction..

### **Results:**



In this schematic, you can see that we were able to add a jump instruction with the MUX. Our Mux for jump added a wire that routes to the PC based on one of two inputs from either shift left 2 or BPC adder. Inputs are both 32bit wires and controlled by a jump control signal from the module.

```
Tcl Console × Messages Log
Q | 🛨 | 💠 | | | 🗎 | 🛅 | 🛅
source Datapath_tb.tcl
  # set curr wave [current wave config]
  # if { [string length $curr_wave] == 0 } {
    if { [llength [get_objects]] > 0} {
      add_wave /
  #
        set_property needs_save false [current_wave_config]
  # } else {
  #
        send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If y
  #
  # }
  # run 1000ns
  t= 930.0ns dm[20] 00000005
  t= 950.0ns dm[24] 0000000f
  t= 970.0ns dm[28] 00000005
  t= 990.0ns dm[32] 00000014
  $finish called at time : 990 ns : File "C:/Users/028112355/Lab 5/Lab 5.srcs/Datapath tb.v" Line 57
  INFO: [USF-XSim-96] XSim completed. Design snapshot 'Datapath_tb_behav' loaded.
  INFO: [USF-XSim-97] XSim simulation ran for 1000ns
 aunch_simulation: Time (s): cpu = 00:00:11 ; elapsed = 00:00:21 . Memory (MB): peak = 1319.707 ; gain = 36.641
```

Our 4 results are from 4 different memory locations, which are 20, 24, 28, and 32 respectfully. The values shown are the combined initial values from the memory locations.



Our waveform confirms the result of the console output that is displayed above.

```
00 00 08 20
00 00 09 20
05 00 0a 34
00 00 0b 20
2a 60 0a 01
05 00 80 11
00 00 6c 8d
20 48 2c 01
01 00 08 21
04 00 6b 21
04 00 00 08
00 00 68 ad
04 00 69 ad
0c 00 6b ad
```

Imem.dat - We used the MIPs reference card to interpret what each instruction meant from the instruction file provided. For this we needed to pay attention to which type of instruction was given and carry out the appropriate calculations.

```
thain : addi $to,$0,0
                                                                                                                              IS: slt $14, $10, $12
      addi 4t1, 40,0
                                # sum = O
                                                                                                                                 slt : 000000 -> 000000
                                                                                                                                                               00000 0100 0100 0100 0000 1000
                                # while loop end condition variable = 5
      on: $tz.40.0x0005
                                                                                                                                  rs : $40 → 01000
                                                                                                                                                                0000 0000 0000 0100 0100 0000 0000 0000
                                 # load dimem initial address into $t3
                                                                                                                                  rt : $£2 → 01010
                                                                                                                                                               01 DA GO ZA - ZA GO DA DI
                                                                                                                                 rd : $£4 → 01100
loop : sit $64, $60, $62
                                 # Sty = (i < 5) ? 1:0
                                                                                                                                  shamt: 0 → 00000
      beq. 614, $Zero, end
                                # if i >= 5, branch to end
                                                                                                                                 funct : ZAmx → 101010
      lw st4, o(st3)
                                # load dmem[i] into $t4
                                                                                                                             IG: bog $t9, $2000, end
                                # add st4 to sum
      ak 6t1, 6t1, 6t4
                                                                                                                                 beg : apade → 000100
      addi 4to, 4to, 1
                                # 1-1-1
                                                                                                                                  TS : $£4 → 01100
                                # increment sty to point to next mem location
      addi $t3, $t3, 4
                                                                                                                                  rt : $2000 → 00000
                                # Jump loop
                                                                                                                                  imm.: end → ?
md: sw 4to. 0(4ta)
                                                                                                                              I7: \w $t4, 0($68)
      sw $t1, 4($t3)
                                                                                                                                  lw: opcode → 23hex → 100011
                                                                                                                                                                             100011 01011 01100 0000 0000 0000 0000
       ow atz. 8 (413)
                                                                                                                                  rs : $t4 → 01100
                                                                                                                                                                            Inn 1101 allo 1100 0000 0000 0nn ann
       6w 6t8, 12(6t8)
                                                                                                                                  rt : $ta → 01011
                                                                                                                                                                             80 60 00 → 00 00 6C 8D
                                                                                                                                  imm. : 0 \rightarrow coco coco coco coco coco
                                                                                                                              IS als $t1, 6t1, $t4
                                                                                                                                  add: opcode \rightarrow 0 \rightarrow oo oooo
                                                                                                                                                                        000000 01001 0100 00000 100000
                                                                                                                                  cs : $H → 01001
                                                                                                                                                                        0000 0001 0010 1100 0100 1000 0010 0000
                                                                                                                                  rt : $t4 → 01100
                                                                                                                                                                        01 20 48 20 -> 20 48 20 01
                                                                                                                                 rd : $t1 → 01001
                                                                                                                                 Shamt: O \rightarrow OOOOO
 II: add $to, $0,0
                                                                                                                                 funct : 20<sub>hex</sub> → 10 0000
     opende: OBLLA COLOCO
     rs : $0 ≠ 00000
                                                                                            I; 00 00 00 20
                                     0000 0000 0000 0000 0000 0000 0000
                                     Q010 0000 Q000 L000 0000 0000 0000 0000
                                                                                            I2: 00 00 09 20
                                                                                                                              Iq: add $t0, $t0,1
                                     20080000 hex. * 00 00 08 20
                                                                                                                                 addi : opcode \rightarrow G8_{\text{hex}} \rightarrow 001000
                                                                                                                                                                         001000 01000 01000 0000 0000 0001
    imm : 0 => 0000 0000 0000 0000
                                                                                            Ta 1 05 00 0A 84
                                                                                                                                 rs : $60 → 01000
                                                                                                                                                                         0010 0001 0000 1000 0000 0000 0000 0001
                                                                                                                                 rt : $t0 → 01000
 I2: addi : 08 hex. ⇒ 001000
                                        001000 00000 0000 10010 0000 0000 0000
                                                                                            Is: 24 60 04 01
                                                                                                                                                                        ZI 08 00 01 → 01 00 08 ZI
    rs : 40 + 00000
                                                                                                                                 imm : 1 → 0000 0000 0000 0001
                                        0000 0000 0000 1001 0000 0000 0000 0000
                                                                                            T,
                                         200900000 + 00 00 90 20 her.
    rt : $tl # 01001
                                                                                            In: 00 00 6C 8D
    imm. : 6 - 2000 0000 0000 0000
                                                                                            Ig: 20 48 2C 01
                                                                                                                              In: addi $63,663,4
                                                                                                                                 addi : opcode \rightarrow 06_{tex} \rightarrow 001000
                                                                                            I9: 01 00 08 21
                                                                                                                                                                         001000 01011 01011 0000 0000 0000 0100
                                                                                                                                                                         0010 0001 0110 1011 0000 0000 0000 0100
 I3: or: $t2,40,0x0005
                                                                                                                                  rs : 6t3 → 01011
                                                                                            In: 04 00 68 21
                                                                                                                                  rt : $ 13 + 01011
                                                                                                                                                                         21 68 00 04 → 04 00 68 ZI
     ori : opende \rightarrow di_{max} \rightarrow 001101
                                           0011b1 00000 0000 0000 0000 0101
                                                                                            I<sub>2</sub>. ∞ ∞ ⇔ AD
     rs : $0 → 00000
                                                                                                                                  imm: 4 → 0000 0000 0000 0100
                                           1010 0000 0000 0000 0000 0000 0000
    rt : $12 + 01010
                                            34 OA OO O5 → O5 OO OA 34
                                                                                            IB: 04 00 69 AD
    imm : 0x 0005 → 0000 0000 0000 0101
                                                                                            I,4: 08 00 GA AD
                                                                                            I, 00 00 68 AD
 I4: addi 6t3, $zero, 0
    addi : 06 incx → 001000
                                           CO1000 01011 00000 0000 0000 0000 0000
    rs : 43 → 01011
                                           0010 0001 0110 0000 0000 0000 0000 0000
    rt : $200 → 00000
                                           21 60 00 00 hex. > 00 00 21 60
    imm : 0 → 0000 0000 0000 0000
```

#### **Conclusion:**

In this lab, we learned how to implement the jump instruction into our existing datapath. We also created two new .dat files, one for instruction memory and one for data memory. The hardest part of this new lab was definitely the .dat files, having to write them in big endian (data memory) and little endian (instruction memory).